# AD1847 SoundPort Codec -DSP Interface Training

Presented By: John Tomarakos Analog Devices DSP Applications Group

10/28/97

Last Updated 6/1/98



# Section 2

## Overview of AD18xx Technology, Specifications and Applications

#### What is a Codec Anyway??

- A DSP only processes digital signals. These digital signals are derived from generated from "real-world" analog signals. A DSP typically processes input from and ADC and sends the output data to a DAC. This ADC/DAC process combo is the DSP's interface to the "real world".
- **CODEC** is short for <u>COder/DEC</u>oder, which is another way of saying ADC/DAC. Thus, a CODEC is an ADC/DAC integrated on a single chip. But what makes codecs superior from regular converters is that they are <u>programmable</u>. A DSP has the ability to program various codec parameters for a particular application such as changing the sampling rate, the volume of the input signal, and selecting the source/destination for where the data will be collected/returned. The programming of a codec is done via it's internal (indirect) registers.

#### What does it consist of ??

- In the early days of digital audio, the cost and size of system hardware needed to implement high-fidelity audio was not practical. A typical digital audio system separate A/D and D/A converters, oscillators, amplifiers, digital filter chips, and a DSP. These components added up to a larger, relatively expensive system.
- Thus, an AD184x CODEC was designed to incorporate on chip:
  - 16-bit ADC,
  - 16-bit DAC,
  - on-chip antialiasing and anti-imaging filters (hardcoded DSP functions),
  - programmable gain amplifiers on multiple channels of input and output, as well as,
  - programmable sampling rates.

## AD18XX Audio Codecs ADI's Audio Codecs Were Designed to Service the Data Conversion

#### Consumer Audio Professional Audio Computer Audio

Needs of 3 Key Markets:

The AD1847 was originally designed for use on Compaq Computer sound cards. What ADI did not forsee is that many of the codecs such as the AD1847 that were designed to target the computer audio market were being designed into DSP audio applications, or even for embedded control system applications.

#### Key Specifications and Selling Features of Audio Converters:

#### **Specification**

Signal-to-Noise Ratio Total Harmonic Distortion Passband Ripple Stopband Attenuation

#### Selling Features Oversampling Rate Modulator Design Digital Filter Design Performance Sound Quality

#### Important AD18xx Data Sheet Specifications

- Analog Input Full Scale Input Voltage, Input Impedance and Input Capacitance
- Analog Output Full Scale Output Voltage, Output Impedance, Output Capacitance, Current Drive
- Gain and Attenuation parameters (dB ranges)
- Digital Decimation and Interpolation Filters passband, stopband, passband ripple, group delay...
- ADCs and DACs Resolution 16 bits, signal-to-noise ratio (SNR), total harmonic distortion (THD), crosstalk, offset error, gain error...
- **Power Supply** Analog and Digital Supply voltages and currents, powerdown, power supply rejection

#### AD18xx Data Sheet Definitions

- **Sigma-Delta Technology**: These types of ADCs and DACs provide very high resolution by oversampling and modulation (feedback integration). It utilizes low-performange analog circuitry by shifting the burden to the digital CMOS circuitry. This method has become an attractive choice for moderate-cost dedicated audio applications.
- **Dynamic Specifications**: These refer to the AC performance specifications. Included are S/N ratio, THD, passband ripple, stopband attenuation.



 (Spurious Free) Dynamic Range: This is the ratio of the full-scale input or output signal to the (highest harmonic) or spurious input/output noise component amplitude. Essentially, this is an indication of how far it is possible to go below the full-scale input signal without hitting noise or distortion. This is usually measured from 0 to 20 kHz and is expressed in decibels (dB). Dynamic range is measured with a -60 dB input signal and is calculated as follows:

Dynamic Range = (S/[THD+N]) + 60 dB

Note: Spurious harmonics are below the noise with a -60 dB input, so the noise level establishes the dynamic range. This is the recommendation of AES and EIAJ.

- Total Harmonic Distortion: A very important specification in audio systems, the THD is defined to be the RMS (root-mean-square) ratio of the sum of all spectral components (harmonic distortion amplitudes) to the original full-scale input amplitude. It is caused by the A/D converter nonlinearities.
- **Passive Support Components:** Codecs will end up depending on the passive components (resistors and capacitors) that surround them for accuracy and stability. The components should be chosen as recommended by the data sheet, or the codec perfomance can be severly affected.
- Intermodulation Distortion (IMD): When two different-frequency signals are
  present, there will be an interaction caused by the A/D nonlinearity that generates
  additional frequency components. These additional frequencies will consist of
  the sum and difference between the original input frequencies and their
  harmonics.
- **Gain Error**: This is also the *full-scale error*, and it refers to the difference beween the input that produces a full-scale code and the ideal voltage, expressed in least significant bits. This is also expresses as a percentage of the actual output to the expected output.
- Offset Error (zero error): Midpoint between converter shresholds to the ideal response in LSBs.
- **Group Delay:** Intuitively, the time interval required for an input pulse to appear at the converter's output, expressed in seconds (s). More precisely, the derivative of radian phase with respect to radian frequency at a given frequency.
- **Group Delay Variation:** The difference in group delays at different input frequencies. Specified as the difference between the largest and the smallest group delays in the passband, expressed in microseconds (us).

- **Crosstalk (EIAJ method):** Ratio of response on one channel with a zero input to a full-scale 1KHz sine-wave input on the other channel, expressed in dB.
- Gain Drift: Change in response to a near full-scale input with a change in temperature, expressed as parts-per-million (ppm) per degree Celcius.
- Interchannel Gain Mismatch: With identical near full-scale inputs, the ratio of outputs of the two stereo channels, expressed in decibels.
- Interchannel Phase Deviation: Difference in output sampling times between stereo channels, expressed as a phase difference in degrees between 1 kHz inputs.
- **Power Supply Rejection:** With zero input, signal present at the ouptut when a 300 mV p-p signal is applied to power supply pins, expressed in decibels of full scale.
- Midscale Offset Error: Output response to a midscale DC input, expressed in least significant bits (LSBs).

- **Passband:** The region of the frequency spectrun unaffected by the attenuation of the digital interpolation filter.
- **Passband Ripple:** The peak-to-peak variation in amplitude response from equal-amplitude input signal frequencies within the passband, expressed in decibles.
- **Stopband:** The region of the frequency spectrum attenuated by the digital interpolation filter to the degree specified by "stopband attenuation."
- **Nyquist Frequency:** An implication of the sampling theorem, the "Nyquist Frequency" of a converter is that input frequency which is one-half the sampling frequency of the converter.
- **Bandwidth:** The full opwer bandwidth is that input frequency at which the amplitude of the reconstructed fundamental is redyced by 3 dB for a full-scale input.
- **Transport Delay:** The time interval between when an impulse is applied to the converters input and when the output starts to be affected by this impulse, expressed in millisecons(ms). T. Del is indendent of frequency.

# What is considered 'High Fidelity' Audio ??

• People often refer to 'CD-quality' meaning high dynamic range. Some comparisons:

| Audio Application        | Typical Signal Quality |
|--------------------------|------------------------|
| AM Radio                 | 48 dB                  |
| Analog Broadcast TV      | 60 dB                  |
| FM Radio                 | 70 dB                  |
| Video Camcorder          | 75 dB                  |
| ADI SoundPort Codecs     | 80 dB                  |
| Digital Broadcast TV     | 85 dB                  |
| Mini-Disk Player         | 90 dB                  |
| CD Player                | 92 dB                  |
| Digital Audio Tape (DAT) | 110 dB                 |



## Sigma Delta Converter Functions

The Sigma Delta ADC operation consist of:

- oversampling
- noise-spectrum shaping (using a Sigma Delta Modulator)
- digital filtering
- decimation

#### Interpolation/Decimation Filters

- The main difference between Sigma Delta ADCs and DACs on the codecs and digital audio products lies in the rate of the output signal.
- In the ADC section, decimation is used to reduce the high-frequency lowresolution pulses to lower-frequency, higher-resolution words.
- Sigma Delta DACs, on the other hand, do the reverse. Here a process called **interpolation** is performed that samples the digital outputs at a high rate. Note that a low-resolution digital code is samples multiple times at a high rate. This effectively produces a high-resolution/frequency output that is easily low-pass filtered for an analog output.

#### Sigma Delta - Decimation

- **Decimation** The process of converting short words at high frequency to longer words at a slower rate. With the input signal oversampled at a very high rate, reducing the final output code frequency will make the computations more manageable. This reduces the effective sampling rate at the ADC output
- **Decimation** greatly reduces the complexity and speed requirements of the mathematical operations. If the number of computations per sample is reduces, the processor MAC requirements will be relaxed, thus resulting in a lower-cost design and possible higher performace due to less internal noise from high-frequency digital switching.
- Decimation is often done simultaneous with the filtering.

#### Interpolation

- The Sigma-Delta method is used also in codecs to create a highperformace DAC by applying a technique referred to as **interpolation**. This basically increases the output frequency of a lowresolution analog output.
- Done in conjunction with post-filtering. The net effect significantly improves the resolution and makes the DAC output easier to filter.









#### AD18XX Audio Codecs Example Applications

- Personal Computer Motherboards
- Add-in Sound Cards for Computer Audio
- Voice Annotation
- Speech synthesis
- Voice/Speech Recognition
- Digital Audio Amplifiers, Embedded Audio Systems
- High-Performace Compact Disc Players
- Musical Instruments, Audio Effects Processors
- Digital Mixing Consoles
- Used with ADSP-21XX Family DSPs Can Provide Advanced Audio Capabilities such as: Compression, 2-speaker 3D Effects, Audio Equalization, Reverb...

#### **AD1847 Feature Summary**

- Serial Port Sound Port 16-bit Stereo Codec
- Enables Industry Standard DSP Multimedia Architectures
- 70 dB Dynamic Range, -72 dB THD+N
- 44-Lead PLCC and TQFP Package Options
- Developed with Compaq Computer Corporation
- Multiple Channels of Stereo Input and Output
- Analog and Digital Signal Mixing
- On-Chip Signal Filters: Digital Interpolation; Analog Output Low-Pass
- Sample Rates from 5.5 to 48 kHz
- Serial Digital Interface Compatible with ADSP-21XX/21XXX Family DSP



## **AD1847 CODEC Interface**

- Stereo analog I/O through AD1847 CODEC
- AD1847 is a programmable device
  - Sampling rates: 5.5kHz 48kHz
  - Input selection
  - Input/Output Gain/Attenuation
  - Mixing
- DSP Serial Interface Recommendation
  - Multichannel mode data stream
  - Uses Autobuffering





# Introduction to the AD1847 Digital Serial Interfaces

#### Interfacing to the AD1847 and AD1843 Serial Ports

- AD1847AD1843 serial port is very different from the serial port on the AD1849
  - AD1849 is based on the Concentrated Highway Interface (CHI)
  - AD1847/AD1832 is based on DSP synchronous serial ports (SPORTs)
- AD1847 and AD1843 serial ports implement a Time Division Multiplexed (TDM) serial bus
  - Supports either 32 (FRS bit = LO) or 16 (FRS bit=HI) 16-bit time slots
    - ADSP-21xx SPORT0 can be programmed for either 24 or 32 16-bit timeslots so use FRS=L0 ( cannot use the ADSP-2105, no SPORT0 )
    - ADSP-2106x SPORTs can be programmed for 3 to 32 timeslots so FRS can be either LO or HI
    - Motorola 5600x Port C configured as the Synchronous Serial Interface (SSI) operating in network mode can be programmed to use 2 to 32 timslots
    - An AD1847 is a TDM bus slave ( accepts external SCLK and FS ) only in daisy-chained multiple codec systems

# Interfacing to the AD1847 and AD1843 Serial Ports

- AD1847 systems can be implemented as either 1-wire( simplex, bidirectional) [TSSEL=LO] or 2-wire (duplex, unidirectional) [TSSEL=HI]
- Easiest interface design uses indirect register bit states assigned by default after reset: FRS = LO (32 time slots) and TSSEL=LO (1-wire)
- AD1843 systems can only be implemented in 2-wire mode. Indirect register states assigm FRS=LO (32 time slots) after reset. Since there are more timeslots that are active in any given frame vs. the AD1847, 1-wire mode is not a practical solution, especially for multiple codec systems.
- Notice that the AD1847 and AD1843 serial port functionality is identical in operation. Thus, the DSP serial port's memory mapped registers are set up exactly the same with exception to multichannel timeslot enables.



#### AD1847 Control Register Mapping With TSSEL = 0

| <u>Slot</u> | <u>Direct (Control) Register Name</u> |
|-------------|---------------------------------------|
| 0           | Control Word Input                    |
| 1           | Left Playback Data Input              |
| 2           | Right Playback Data Input             |
| 3           | Status Word/Index Readback Output     |
| 4           | Left Capture Data Output              |
| 5           | Right Capture Data Output             |
|             |                                       |



| <u>Slot</u> | Direct (Control) Register Name    |
|-------------|-----------------------------------|
| 0           | Control Word Input                |
| 1           | Left Playback Data Input          |
| 2           | Right Playback Data Input         |
| 0           | Status Word/Index Readback Output |
|             |                                   |

- 1 Left Capture Data Output
- 2 Right Capture Data Output













| <b>D</b> 1 | 817 Index Dag                    |    | ictor  |
|------------|----------------------------------|----|--------|
|            | 04/ much Reg                     | 51 |        |
|            |                                  |    |        |
| Reg        | Data Sheet Description           |    | Addr   |
| 0          | Left Input Control               |    |        |
| 1          | Right Input Control              |    |        |
| 2          | Left Auxiliary #1 Input Control  |    |        |
| 3          | Right Auxiliary #1 Input Control |    |        |
| 4          | Left Auxiliary #2 Input Control  |    |        |
| 5          | Right Auxiliary #2 Input Control |    |        |
| 6          | Left DAC Control                 |    |        |
| 7          | Right DAC Control                |    |        |
| 8          | Data Format                      |    |        |
| 9          | Interface Confiruration          |    |        |
| 10         | Pin Control                      |    |        |
| 11         | reserved                         |    |        |
|            | Miscellanious Information        |    | 0x0C00 |
|            | Digital Mix Control              |    | 0x0D00 |
|            | reserved                         |    |        |
| 15         |                                  | Ť  |        |







#### Miscellaneous Information Register (Index Address 12)

- Only be changed when AD1847 is in Mode Change Enable
   (MCE) state
- · Changes updated at next SDFS boundary
- TSSEL Transmit Slot Select data bit #6
  - 0: Transmit on time slots 3,4,5. Used when SDI and SDO are tied together in 1-wire mode
  - 1: Transmit on slots 0,1,2. Used when SDI and SDO are independent inputs are tied
- FRS Frame Size data bit #7. This bit selects the number of time slots per frame
  - 0 Selects 32 slots per frame (two samples per frame sync at half the sample rate
  - 1 Selects 16 slots per frame ( one sample per frame sync
  - at the sample rate



|     | Se<br>Sin       | erial<br>Igle    | TDI<br>Coc        | Λ Βι<br>lec '                 | ıs a<br>'1-W    | nd T<br>/ire'    | ˈims<br>' Sys | lots<br>sten | า        |
|-----|-----------------|------------------|-------------------|-------------------------------|-----------------|------------------|---------------|--------------|----------|
|     | SLOT 0          | SLOT 1           | SLOT 2            | SLOT 3                        | SLOT 4          | SLOT 5           | SLOT 6        | SLOT 7       | SLOT 8   |
| SDI | Control<br>Word | Left<br>Playback | Right<br>Playback | Inactive                      | Inactive        | Inactive         | Inactive      | Inactive     | Inactive |
|     | rcv             | rcv              | rcv               |                               |                 |                  |               |              |          |
| SDO | Inactive        | Inactive         | Inactive          | Status Word/<br>Index Readbac | Left<br>Capture | Right<br>Capture | Inactive      | Inactive     | Inactive |
|     |                 | 1                | 1                 | xmit                          | xmit            | xmit             | 1             | 1            | ļ        |
|     |                 |                  | Master AD         | 01847 #1                      |                 |                  | l             |              |          |
|     |                 |                  | TSS               | SEL = 0                       | "1-Wire         | e" Syste         | m             |              |          |

|     | Se<br>Sin       | erial<br>Igle    | TDN<br>Coc        | Λ Βι<br>lec '                 | ıs a<br>'1-W    | nd T<br>/ire'    | ີims<br>' Sys | lots<br>sten | ı        |
|-----|-----------------|------------------|-------------------|-------------------------------|-----------------|------------------|---------------|--------------|----------|
|     | SLOT 0          | SLOT 1           | SLOT 2            | SLOT 3                        | SLOT 4          | SLOT 5           | SLOT 6        | SLOT 7       | SLOT 8   |
| SDI | Control<br>Word | Left<br>Playback | Right<br>Playback | Inactive                      | Inactive        | Inactive         | Inactive      | Inactive     | Inactive |
|     | rcv             | rcv              | rcv               |                               |                 |                  |               |              |          |
| SDO | Inactive        | Inactive         | Inactive          | Status Word/<br>Index Readbac | Left<br>Capture | Right<br>Capture | Inactive      | Inactive     | Inactive |
|     |                 |                  | 1                 | xmit                          | xmit            | xmit             | 1             |              |          |
|     |                 |                  | Master AD         | 01847 #1                      |                 |                  | l             |              |          |
|     |                 |                  | TSS               | SEL = 0                       | "1-Wire         | e" Syste         | m             |              |          |

|     | Se<br>Sin       | erial<br>Igle    | TDI<br>Coc        | Λ Βι<br>lec '                 | ıs a<br>'1-W    | nd T<br>/ire'    | ˈims<br>' Sys | lots<br>sten | า        |
|-----|-----------------|------------------|-------------------|-------------------------------|-----------------|------------------|---------------|--------------|----------|
|     | SLOT 0          | SLOT 1           | SLOT 2            | SLOT 3                        | SLOT 4          | SLOT 5           | SLOT 6        | SLOT 7       | SLOT 8   |
| SDI | Control<br>Word | Left<br>Playback | Right<br>Playback | Inactive                      | Inactive        | Inactive         | Inactive      | Inactive     | Inactive |
|     | rcv             | rcv              | rcv               |                               |                 |                  |               |              |          |
| SDO | Inactive        | Inactive         | Inactive          | Status Word/<br>Index Readbac | Left<br>Capture | Right<br>Capture | Inactive      | Inactive     | Inactive |
|     |                 | 1                | 1                 | xmit                          | xmit            | xmit             | 1             | 1            | ļ        |
|     |                 |                  | Master AD         | 01847 #1                      |                 |                  | l             |              |          |
|     |                 |                  | TSS               | SEL = 0                       | "1-Wire         | e" Syste         | m             |              |          |

|     | Se<br>Sin                      | rial<br>gle      | TDN<br>Cod        | /I Bu<br>lec ' | ıs aı<br>'2-W | nd T<br>/ire' | ີims<br>' Sys | lots<br>sterr | 1        |
|-----|--------------------------------|------------------|-------------------|----------------|---------------|---------------|---------------|---------------|----------|
|     | SLOT 0                         | SLOT 1           | SLOT 2            | SLOT 3         | SLOT 4        | SLOT 5        | SLOT 6        | SLOT 7        | SLOT 8   |
| SDI | Control<br>Word                | Left<br>Playback | Right<br>Playback | Inactive       | Inactive      | Inactive      | Inactive      | Inactive      | Inactive |
|     | rcv                            | rcv              | rcv               |                |               |               |               |               |          |
|     | Status Word/<br>Index Readback | Left<br>Capture  | Right<br>Capture  | Inactive       | Inactive      | Inactive      | Inactive      | Inactive      | Inactive |
|     | xmit                           | xmit             | xmit              |                |               |               |               |               |          |
|     | Maste                          | er AD184         | 7 #1              |                |               |               |               |               |          |
|     |                                |                  | TSS               | SEL = 1        | "2-Wire       | e" Syste      | m             |               |          |



#### Serial TDM Bus and Timeslots 4 Possible Configurations

Configuration # 2: 1-wire, 32 slots/frame, 2 samples/frame sync SLOT # 0 19 20 21 22 1 2 3 4 5 6 7 15 16 17 18 31 0 1 SDI/SDO CON LPB I CON LPB RPB S/I LCP RCP Т ī L CON LPB RPB S/I LCP RCP Т FRS = 0TSSEL = 0 Single Codec System CON = Control Word LPB = Left Playback Data RPB = Right Playback Data S/I = Status Word/Index Readback LCP = Left Capture Playback RCP = Right Capture Data I = Inactive





The AD1847 Frame Rate is **Not Directly Related** to the Sampling Rate at Which the Codec is Operating At !!!

# Frames & Samples with respect to the Frame Sync

The AD1847 has a two-sample deep buffer to allow for slower sampling rates.

Since the AD1847's serial bit clock rate is fixed, the interval beween time slot 0 and time slot 16 is less that the sample period.

The pipelining is required to properly resolve the interface between the relatively fast fixed SCLK rate, and the relatively slow sample rates ( and therefore frame sync rates) at which the AD1847 is capable of running. At low sample rates, two samples of data can be serviced in a fraction of a sample period.

#### Audio Frame/Frame Sync Relationship

For example, at 8KHz sample rate, 32 time slots only take up 41.67 usec out of a 125 usec period.

#### (32 timeslots) x (16 bits per slot) x (1/12.288 MHz SCLK) = 41.67 usec

If the FRS bit is set to one, then the AD1847 sets up 16 time slots per frame (this bit can be set for other processors that support 16 TDM timeslots). For an 8kHz sampling rate, data is expected at 125 us. At that sampling rate, the serial bit clock produced by the AD1847 is 12.288 Mhz, yielding a time span between data samples of 20.83 us.

# (16 words) x (16 bits/word) x (1/12.288 Mhz SCLK) = 20.83 usec.















| C   | Daisy                          | Cha              | ainec             | d Mu                          | ltiple           | e Co             | dec 1                          | -Wir             | е                 |
|-----|--------------------------------|------------------|-------------------|-------------------------------|------------------|------------------|--------------------------------|------------------|-------------------|
|     | SLOT 0                         | SLOT 1           | SLOT 2            | SLOT 3                        | SLOT 4           | SLOT 5           | SLOT 6                         | SLOT 7           | SLOT 8            |
| SDI | Control<br>Word                | Left<br>Playback | Right<br>Playback | Control<br>Word               | Left<br>Playback | Left<br>Playback | Control<br>Word                | Left<br>Playback | Right<br>Playback |
|     | rcv                            | rcv              | rcv               |                               |                  |                  | rcv                            | rcv              | rcv               |
|     | Status Word/<br>Index Readback | Left<br>Capture  | Right<br>Capture  | Status Word/<br>Index Readbac | Left<br>Capture  | Right<br>Capture | Status Word/<br>Index Readback | Left<br>Capture  | Right<br>Capture  |
| SDO | Maste                          | er AD1847        | 7 #1              | xmit<br>J Slave               | xmit<br>AD1847   | xmit<br>#2       | Slave                          | AD1847           | #2                |
| тѕо | on Master                      | AD1847 #         | <b>≠1</b>         | 1                             |                  |                  | Ŧ                              |                  |                   |
| тзо | TSO on Slave AD1847 #2         |                  |                   |                               |                  |                  |                                |                  |                   |
| TSO | TSO on Slave AD1847 #2         |                  |                   |                               |                  |                  |                                |                  |                   |
|     | TSSEL = 1 "2-Wire" System      |                  |                   |                               |                  |                  |                                |                  |                   |



# **Programming the AD1847**

What should the DSP Software Programmer do in order to

fully functional after a reset ??



## AD1847 Autocalibration

The AD1847 has the ability to calibrate its ADCs and DACs for

measures the approximate input offset of the ADC at power up and stores the valuefor subtraction from the subsequent

Mode Change Enable (MCE) state AND the ACAL bit in the Interface Configuration Register has been set.

The completion of the autocalibration sequence can be

the Status Word. This bit will be HI while the autocalibration is in prograss and LO once autocalibration has completed. The

#### AD1847 Start Up Sequence (Autocalibration Procedure)

- AD1847 must be reset after power-up! Tie RESET pin to system reset signal or to a DSP flag pin
- AD1847 will come out of reset with control registers containing defaults
- Bootstrap as necessary into TSSEL=1 or FRS=1 condition
- Maintain MCE=1 so that AD1847 does not initiate autocalibration, and use consecutive Control Words to establish desired control register setting (except for AUX1 and AUX2 mutes, which must be maintained HI, i.e., muted)
- Ensure that Autocalibrate Enable (ACAL) is HI (reset default)
- Send Control Word with MCE bit reset, causing the AD1847 to initiate autocalibration
- Poll Status Word for ACI LO, indicating that autocalibration is complete
- Unmute AUX1 and AUX2 inputs if desired
- AD1847 ready for normal operation

#### Example 21xx Family Code Fragment for AD1847 Initialization

ax0 = dm (i1, m1); tx0 = ax0;

{ start interrupt }

check init: ax0 = dm (stat\_flag); { wait for entire init } af = pass ax0:

{ buffer to be sent to } if ne jump check\_init; { the codec }

{ to come out of autocalibration }

ay0 = 2; check aci1: ax0 = dm (rx\_buf); { once initialized, wait for codec } ar = ax0 and ay0; if eq jump check\_aci1; { wait for bit set }

check\_aci2: ax0 = dm (rx\_buf); { wait for bit clear } ar = ax0 and ay0; if ne jump check\_aci2; idle;

ay0 = 0xbf3f; { unmute left DAC } ax0 = dm (init\_cmds + 6); ar = ax0 AND ay0; dm (tx\_buf) = ar; idle;

ax0 = dm (init\_cmds + 7); { unmute right DAC } ar = ax0 AND ay0; dm (tx\_buf) = ar; idle;

#### **Programming the Index Registers** via the SPORT0 Tx ISR

| {                                             |                                             |
|-----------------------------------------------|---------------------------------------------|
| -                                             |                                             |
| <ul> <li>transmit interrupt used f</li> </ul> | for Codec initialization                    |
| -                                             |                                             |
|                                               | }                                           |
| next_cmd:                                     |                                             |
| ena sec_reg;                                  |                                             |
| ax0 = dm (i3, m1);                            | { fetch next control word and }             |
| dm (tx_buf) = ax0;                            | { place in transmit slot 0 }                |
| ax0 = i3;                                     |                                             |
| ay0 = ^init_cmds;                             |                                             |
| ar = ax0 - ay0;                               |                                             |
| if gt rti;                                    | { rti if more control words still waiting } |
| ax0 = 0xaf00;                                 | { else set done flag and }                  |
| dm (tx_buf) = ax0;                            | { remove MCE if done initialization }       |
| ax0 = 0;                                      |                                             |
| dm (stat_flag) = ax0;                         | { reset status flag }                       |
| rti;                                          |                                             |



ena sec\_reg; mr0 = dm (rx\_buf + 1); mr1 = dm (rx\_buf + 2);

> dm (tx\_buf + 1) = mr0; dm (tx\_buf + 2) = mr1;

rti;

{ use shadow register bank }
{ loopback inputs to outputs }

# Section 5

#### AD18xx Applications Support Information

## **AD184x Documentation**

#### **Application Notes:**

21xx Applications Manual, Vol 2 Ch 12 - Codec Interfaces: ADSP-2105/AD1849 SoundPort Interface ADSP-2111/AD1849 SoundPort Interface ADSP-2101/AD1847 SoundPort Interface - Talkthru EZ-KIT-LITE MIC2OUT.DSP -- ADSP-2181/AD1847 Talkthru Driver BBS & FTP Site- AUX2OUT.DSP -- ADSP-2181/AD1843 Talkthru Driver AN-387 AD1847 Serial-Port Interface Example for a Parallel Bus AN-388 Using Sigma-Delta Converters - Part 1 AN-389 Using Sigma-Delta Converters - Part 2 AN-283 Sigma-Delta ADCs and DACs AN-404 Considerations for Mixed Signal Circuit Board Design (How to Design a PCP Layout/Assembly Compatible with the AD1845 and CS4231 Codecs) **Application Notes (Preliminary Drafts)** AN-??? ADSP-2181 Serial Port Interface Example for the AD1816/AD1816A AN-??? Interfacing the ADSP-2181 DSP to the AD1819 SoundPort Codec

#### **AD184x Documentation**

Engineer's Notes (Codec SoundBytes)

- Configuring the AD1847 as a Two-Wire Mode, 32-Slot System for ADI DSP Functionality
- ADSP-21xx Multichannel Slot Assignments for the AD1847
- Multiple Codec 2-Wire Mode Configuration
- AD1847/ADSP-2181 Daisy Chaining Tips & Tricks
- Daisy Chaining Multiple AD1847s to a DSP -Ground Plane Recommendations
- AD1847 Frame Sync and DSP Interrupts
- AD1847 Data Sheet Q & As
- Measuring the Dynamic Range and DAC Crosstalk of the AD1847
- AD1849K Jitter Requirements and Input Signal Coupling
- An AD1847/ADSP-2181 Loopback Example Using a Single Index Register
- AD1843/ADSP-2181 Autobuffering Timing Considerations
- AD1843 Programmer's Quick Reference
- AD1843/ADSP-2181 Loopback Example
- AD184x Sigma Delta Converters: How well do they work with DC inputs?

#### AD184x Documentation

#### White Papers

Integrating Serial Codecs into the PC Interfacing to the AD1847 Serial Port AD1847 Mafe Specification Notes On DC Codec Operation DSPatch Article: Sigma-Delta Conversion Technology